|
LLVM
8.0.1
|
This is the complete list of members for llvm::TargetInstrInfo, including all inherited members.
| analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB, SmallVectorImpl< MachineOperand > &Cond, bool AllowModify=false) const | llvm::TargetInstrInfo | inlinevirtual |
| analyzeBranchPredicate(MachineBasicBlock &MBB, MachineBranchPredicate &MBP, bool AllowModify=false) const | llvm::TargetInstrInfo | inlinevirtual |
| analyzeCompare(const MachineInstr &MI, unsigned &SrcReg, unsigned &SrcReg2, int &Mask, int &Value) const | llvm::TargetInstrInfo | inlinevirtual |
| analyzeLoop(MachineLoop &L, MachineInstr *&IndVarInst, MachineInstr *&CmpInst) const | llvm::TargetInstrInfo | inlinevirtual |
| analyzeSelect(const MachineInstr &MI, SmallVectorImpl< MachineOperand > &Cond, unsigned &TrueOp, unsigned &FalseOp, bool &Optimizable) const | llvm::TargetInstrInfo | inlinevirtual |
| areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, int64_t &Offset1, int64_t &Offset2) const | llvm::TargetInstrInfo | inlinevirtual |
| areMemAccessesTriviallyDisjoint(MachineInstr &MIa, MachineInstr &MIb, AliasAnalysis *AA=nullptr) const | llvm::TargetInstrInfo | inlinevirtual |
| breakPartialRegDependency(MachineInstr &MI, unsigned OpNum, const TargetRegisterInfo *TRI) const | llvm::TargetInstrInfo | inlinevirtual |
| buildOutlinedFrame(MachineBasicBlock &MBB, MachineFunction &MF, const outliner::OutlinedFunction &OF) const | llvm::TargetInstrInfo | inlinevirtual |
| canCopyGluedNodeDuringSchedule(SDNode *N) const | llvm::TargetInstrInfo | inlinevirtual |
| canInsertSelect(const MachineBasicBlock &MBB, ArrayRef< MachineOperand > Cond, unsigned TrueReg, unsigned FalseReg, int &CondCycles, int &TrueCycles, int &FalseCycles) const | llvm::TargetInstrInfo | inlinevirtual |
| canMakeTailCallConditional(SmallVectorImpl< MachineOperand > &Cond, const MachineInstr &TailCall) const | llvm::TargetInstrInfo | inlinevirtual |
| CommuteAnyOperandIndex | llvm::TargetInstrInfo | static |
| commuteInstruction(MachineInstr &MI, bool NewMI=false, unsigned OpIdx1=CommuteAnyOperandIndex, unsigned OpIdx2=CommuteAnyOperandIndex) const | llvm::TargetInstrInfo | |
| commuteInstructionImpl(MachineInstr &MI, bool NewMI, unsigned OpIdx1, unsigned OpIdx2) const | llvm::TargetInstrInfo | protectedvirtual |
| computeDefOperandLatency(const InstrItineraryData *ItinData, const MachineInstr &DefMI) const | llvm::TargetInstrInfo | |
| convertToThreeAddress(MachineFunction::iterator &MFI, MachineInstr &MI, LiveVariables *LV) const | llvm::TargetInstrInfo | inlinevirtual |
| copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, const DebugLoc &DL, unsigned DestReg, unsigned SrcReg, bool KillSrc) const | llvm::TargetInstrInfo | inlinevirtual |
| CreateTargetHazardRecognizer(const TargetSubtargetInfo *STI, const ScheduleDAG *DAG) const | llvm::TargetInstrInfo | virtual |
| CreateTargetMIHazardRecognizer(const InstrItineraryData *, const ScheduleDAG *DAG) const | llvm::TargetInstrInfo | virtual |
| CreateTargetPostRAHazardRecognizer(const InstrItineraryData *, const ScheduleDAG *DAG) const | llvm::TargetInstrInfo | virtual |
| CreateTargetPostRAHazardRecognizer(const MachineFunction &MF) const | llvm::TargetInstrInfo | inlinevirtual |
| CreateTargetScheduleState(const TargetSubtargetInfo &) const | llvm::TargetInstrInfo | inlinevirtual |
| decomposeMachineOperandsTargetFlags(unsigned) const | llvm::TargetInstrInfo | inlinevirtual |
| defaultDefLatency(const MCSchedModel &SchedModel, const MachineInstr &DefMI) const | llvm::TargetInstrInfo | |
| DefinesPredicate(MachineInstr &MI, std::vector< MachineOperand > &Pred) const | llvm::TargetInstrInfo | inlinevirtual |
| duplicate(MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore, const MachineInstr &Orig) const | llvm::TargetInstrInfo | virtual |
| expandPostRAPseudo(MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| findCommutedOpIndices(MachineInstr &MI, unsigned &SrcOpIdx1, unsigned &SrcOpIdx2) const | llvm::TargetInstrInfo | virtual |
| fixCommutedOpIndices(unsigned &ResultIdx1, unsigned &ResultIdx2, unsigned CommutableOpIdx1, unsigned CommutableOpIdx2) | llvm::TargetInstrInfo | protectedstatic |
| FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI, unsigned Reg, MachineRegisterInfo *MRI) const | llvm::TargetInstrInfo | inlinevirtual |
| foldMemoryOperand(MachineInstr &MI, ArrayRef< unsigned > Ops, int FI, LiveIntervals *LIS=nullptr) const | llvm::TargetInstrInfo | |
| foldMemoryOperand(MachineInstr &MI, ArrayRef< unsigned > Ops, MachineInstr &LoadMI, LiveIntervals *LIS=nullptr) const | llvm::TargetInstrInfo | |
| foldMemoryOperandImpl(MachineFunction &MF, MachineInstr &MI, ArrayRef< unsigned > Ops, MachineBasicBlock::iterator InsertPt, int FrameIndex, LiveIntervals *LIS=nullptr) const | llvm::TargetInstrInfo | inlineprotectedvirtual |
| foldMemoryOperandImpl(MachineFunction &MF, MachineInstr &MI, ArrayRef< unsigned > Ops, MachineBasicBlock::iterator InsertPt, MachineInstr &LoadMI, LiveIntervals *LIS=nullptr) const | llvm::TargetInstrInfo | inlineprotectedvirtual |
| genAlternativeCodeSequence(MachineInstr &Root, MachineCombinerPattern Pattern, SmallVectorImpl< MachineInstr *> &InsInstrs, SmallVectorImpl< MachineInstr *> &DelInstrs, DenseMap< unsigned, unsigned > &InstIdxForVirtReg) const | llvm::TargetInstrInfo | virtual |
| get(unsigned Opcode) const | llvm::MCInstrInfo | inline |
| getAddressSpaceForPseudoSourceKind(unsigned Kind) const | llvm::TargetInstrInfo | inlinevirtual |
| getBaseAndOffsetPosition(const MachineInstr &MI, unsigned &BasePos, unsigned &OffsetPos) const | llvm::TargetInstrInfo | inlinevirtual |
| getBranchDestBlock(const MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| getCallFrameDestroyOpcode() const | llvm::TargetInstrInfo | inline |
| getCallFrameSetupOpcode() const | llvm::TargetInstrInfo | inline |
| getCatchReturnOpcode() const | llvm::TargetInstrInfo | inline |
| getExecutionDomain(const MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| getExtractSubregInputs(const MachineInstr &MI, unsigned DefIdx, RegSubRegPairAndIdx &InputReg) const | llvm::TargetInstrInfo | |
| getExtractSubregLikeInputs(const MachineInstr &MI, unsigned DefIdx, RegSubRegPairAndIdx &InputReg) const | llvm::TargetInstrInfo | inlineprotectedvirtual |
| getFrameSize(const MachineInstr &I) const | llvm::TargetInstrInfo | inline |
| getFrameTotalSize(const MachineInstr &I) const | llvm::TargetInstrInfo | inline |
| getIncrementValue(const MachineInstr &MI, int &Value) const | llvm::TargetInstrInfo | inlinevirtual |
| getInlineAsmLength(const char *Str, const MCAsmInfo &MAI) const | llvm::TargetInstrInfo | virtual |
| getInsertSubregInputs(const MachineInstr &MI, unsigned DefIdx, RegSubRegPair &BaseReg, RegSubRegPairAndIdx &InsertedReg) const | llvm::TargetInstrInfo | |
| getInsertSubregLikeInputs(const MachineInstr &MI, unsigned DefIdx, RegSubRegPair &BaseReg, RegSubRegPairAndIdx &InsertedReg) const | llvm::TargetInstrInfo | inlineprotectedvirtual |
| getInstrLatency(const InstrItineraryData *ItinData, const MachineInstr &MI, unsigned *PredCost=nullptr) const | llvm::TargetInstrInfo | virtual |
| getInstrLatency(const InstrItineraryData *ItinData, SDNode *Node) const | llvm::TargetInstrInfo | virtual |
| getInstSizeInBytes(const MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| getMachineCombinerPatterns(MachineInstr &Root, SmallVectorImpl< MachineCombinerPattern > &Patterns) const | llvm::TargetInstrInfo | virtual |
| getMachineCSELookAheadLimit() const | llvm::TargetInstrInfo | inlinevirtual |
| getMemOperandWithOffset(MachineInstr &MI, MachineOperand *&BaseOp, int64_t &Offset, const TargetRegisterInfo *TRI) const | llvm::TargetInstrInfo | inlinevirtual |
| getName(unsigned Opcode) const | llvm::MCInstrInfo | inline |
| getNoop(MCInst &NopInst) const | llvm::TargetInstrInfo | virtual |
| getNumMicroOps(const InstrItineraryData *ItinData, const MachineInstr &MI) const | llvm::TargetInstrInfo | virtual |
| getNumOpcodes() const | llvm::MCInstrInfo | inline |
| getOpcodeAfterMemoryUnfold(unsigned Opc, bool UnfoldLoad, bool UnfoldStore, unsigned *LoadRegIndex=nullptr) const | llvm::TargetInstrInfo | inlinevirtual |
| getOperandLatency(const InstrItineraryData *ItinData, SDNode *DefNode, unsigned DefIdx, SDNode *UseNode, unsigned UseIdx) const | llvm::TargetInstrInfo | virtual |
| getOperandLatency(const InstrItineraryData *ItinData, const MachineInstr &DefMI, unsigned DefIdx, const MachineInstr &UseMI, unsigned UseIdx) const | llvm::TargetInstrInfo | virtual |
| getOutliningCandidateInfo(std::vector< outliner::Candidate > &RepeatedSequenceLocs) const | llvm::TargetInstrInfo | inlinevirtual |
| getOutliningType(MachineBasicBlock::iterator &MIT, unsigned Flags) const | llvm::TargetInstrInfo | inlinevirtual |
| getPartialRegUpdateClearance(const MachineInstr &MI, unsigned OpNum, const TargetRegisterInfo *TRI) const | llvm::TargetInstrInfo | inlinevirtual |
| getPredicationCost(const MachineInstr &MI) const | llvm::TargetInstrInfo | virtual |
| getRegClass(const MCInstrDesc &MCID, unsigned OpNum, const TargetRegisterInfo *TRI, const MachineFunction &MF) const | llvm::TargetInstrInfo | |
| getRegSequenceInputs(const MachineInstr &MI, unsigned DefIdx, SmallVectorImpl< RegSubRegPairAndIdx > &InputRegs) const | llvm::TargetInstrInfo | |
| getRegSequenceLikeInputs(const MachineInstr &MI, unsigned DefIdx, SmallVectorImpl< RegSubRegPairAndIdx > &InputRegs) const | llvm::TargetInstrInfo | inlineprotectedvirtual |
| getReturnOpcode() const | llvm::TargetInstrInfo | inline |
| getSerializableBitmaskMachineOperandTargetFlags() const | llvm::TargetInstrInfo | inlinevirtual |
| getSerializableDirectMachineOperandTargetFlags() const | llvm::TargetInstrInfo | inlinevirtual |
| getSerializableMachineMemOperandTargetFlags() const | llvm::TargetInstrInfo | inlinevirtual |
| getSerializableTargetIndices() const | llvm::TargetInstrInfo | inlinevirtual |
| getSPAdjust(const MachineInstr &MI) const | llvm::TargetInstrInfo | virtual |
| getStackSlotRange(const TargetRegisterClass *RC, unsigned SubIdx, unsigned &Size, unsigned &Offset, const MachineFunction &MF) const | llvm::TargetInstrInfo | virtual |
| getUndefRegClearance(const MachineInstr &MI, unsigned &OpNum, const TargetRegisterInfo *TRI) const | llvm::TargetInstrInfo | inlinevirtual |
| hasHighOperandLatency(const TargetSchedModel &SchedModel, const MachineRegisterInfo *MRI, const MachineInstr &DefMI, unsigned DefIdx, const MachineInstr &UseMI, unsigned UseIdx) const | llvm::TargetInstrInfo | inlinevirtual |
| hasLoadFromStackSlot(const MachineInstr &MI, SmallVectorImpl< const MachineMemOperand *> &Accesses) const | llvm::TargetInstrInfo | virtual |
| hasLowDefLatency(const TargetSchedModel &SchedModel, const MachineInstr &DefMI, unsigned DefIdx) const | llvm::TargetInstrInfo | virtual |
| hasReassociableOperands(const MachineInstr &Inst, const MachineBasicBlock *MBB) const | llvm::TargetInstrInfo | virtual |
| hasReassociableSibling(const MachineInstr &Inst, bool &Commuted) const | llvm::TargetInstrInfo | |
| hasStoreToStackSlot(const MachineInstr &MI, SmallVectorImpl< const MachineMemOperand *> &Accesses) const | llvm::TargetInstrInfo | virtual |
| InitMCInstrInfo(const MCInstrDesc *D, const unsigned *NI, const char *ND, unsigned NO) | llvm::MCInstrInfo | inline |
| insertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, MachineBasicBlock *FBB, ArrayRef< MachineOperand > Cond, const DebugLoc &DL, int *BytesAdded=nullptr) const | llvm::TargetInstrInfo | inlinevirtual |
| insertIndirectBranch(MachineBasicBlock &MBB, MachineBasicBlock &NewDestBB, const DebugLoc &DL, int64_t BrOffset=0, RegScavenger *RS=nullptr) const | llvm::TargetInstrInfo | inlinevirtual |
| insertNoop(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI) const | llvm::TargetInstrInfo | virtual |
| insertOutlinedCall(Module &M, MachineBasicBlock &MBB, MachineBasicBlock::iterator &It, MachineFunction &MF, const outliner::Candidate &C) const | llvm::TargetInstrInfo | inlinevirtual |
| insertSelect(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, const DebugLoc &DL, unsigned DstReg, ArrayRef< MachineOperand > Cond, unsigned TrueReg, unsigned FalseReg) const | llvm::TargetInstrInfo | inlinevirtual |
| insertUnconditionalBranch(MachineBasicBlock &MBB, MachineBasicBlock *DestBB, const DebugLoc &DL, int *BytesAdded=nullptr) const | llvm::TargetInstrInfo | inline |
| isAsCheapAsAMove(const MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| isAssociativeAndCommutative(const MachineInstr &Inst) const | llvm::TargetInstrInfo | inlinevirtual |
| isBasicBlockPrologue(const MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| isBranchOffsetInRange(unsigned BranchOpc, int64_t BrOffset) const | llvm::TargetInstrInfo | inlinevirtual |
| isCoalescableExtInstr(const MachineInstr &MI, unsigned &SrcReg, unsigned &DstReg, unsigned &SubIdx) const | llvm::TargetInstrInfo | inlinevirtual |
| isCopyInstr(const MachineInstr &MI, const MachineOperand *&Source, const MachineOperand *&Destination) const | llvm::TargetInstrInfo | inline |
| isCopyInstrImpl(const MachineInstr &MI, const MachineOperand *&Source, const MachineOperand *&Destination) const | llvm::TargetInstrInfo | inlineprotectedvirtual |
| isFrameInstr(const MachineInstr &I) const | llvm::TargetInstrInfo | inline |
| isFrameSetup(const MachineInstr &I) const | llvm::TargetInstrInfo | inline |
| isFunctionSafeToOutlineFrom(MachineFunction &MF, bool OutlineFromLinkOnceODRs) const | llvm::TargetInstrInfo | inlinevirtual |
| isGenericOpcode(unsigned Opc) | llvm::TargetInstrInfo | inlinestatic |
| isHighLatencyDef(int opc) const | llvm::TargetInstrInfo | inlinevirtual |
| isLegalToSplitMBBAt(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI) const | llvm::TargetInstrInfo | inlinevirtual |
| isLoadFromStackSlot(const MachineInstr &MI, int &FrameIndex) const | llvm::TargetInstrInfo | inlinevirtual |
| isLoadFromStackSlot(const MachineInstr &MI, int &FrameIndex, unsigned &MemBytes) const | llvm::TargetInstrInfo | inlinevirtual |
| isLoadFromStackSlotPostFE(const MachineInstr &MI, int &FrameIndex) const | llvm::TargetInstrInfo | inlinevirtual |
| isMBBSafeToOutlineFrom(MachineBasicBlock &MBB, unsigned &Flags) const | llvm::TargetInstrInfo | inlinevirtual |
| isPostIncrement(const MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| isPredicable(const MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| isPredicated(const MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| isProfitableToDupForIfCvt(MachineBasicBlock &MBB, unsigned NumCycles, BranchProbability Probability) const | llvm::TargetInstrInfo | inlinevirtual |
| isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCycles, unsigned ExtraPredCycles, BranchProbability Probability) const | llvm::TargetInstrInfo | inlinevirtual |
| isProfitableToIfCvt(MachineBasicBlock &TMBB, unsigned NumTCycles, unsigned ExtraTCycles, MachineBasicBlock &FMBB, unsigned NumFCycles, unsigned ExtraFCycles, BranchProbability Probability) const | llvm::TargetInstrInfo | inlinevirtual |
| isProfitableToUnpredicate(MachineBasicBlock &TMBB, MachineBasicBlock &FMBB) const | llvm::TargetInstrInfo | inlinevirtual |
| isReallyTriviallyReMaterializable(const MachineInstr &MI, AliasAnalysis *AA) const | llvm::TargetInstrInfo | inlineprotectedvirtual |
| isReassociationCandidate(const MachineInstr &Inst, bool &Commuted) const | llvm::TargetInstrInfo | |
| isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const | llvm::TargetInstrInfo | inlinevirtual |
| isSchedulingBoundary(const MachineInstr &MI, const MachineBasicBlock *MBB, const MachineFunction &MF) const | llvm::TargetInstrInfo | virtual |
| isStackSlotCopy(const MachineInstr &MI, int &DestFrameIndex, int &SrcFrameIndex) const | llvm::TargetInstrInfo | inlinevirtual |
| isStoreToStackSlot(const MachineInstr &MI, int &FrameIndex) const | llvm::TargetInstrInfo | inlinevirtual |
| isStoreToStackSlot(const MachineInstr &MI, int &FrameIndex, unsigned &MemBytes) const | llvm::TargetInstrInfo | inlinevirtual |
| isStoreToStackSlotPostFE(const MachineInstr &MI, int &FrameIndex) const | llvm::TargetInstrInfo | inlinevirtual |
| isSubregFoldable() const | llvm::TargetInstrInfo | inlinevirtual |
| isTailCall(const MachineInstr &Inst) const | llvm::TargetInstrInfo | inlinevirtual |
| isThroughputPattern(MachineCombinerPattern Pattern) const | llvm::TargetInstrInfo | virtual |
| isTriviallyReMaterializable(const MachineInstr &MI, AliasAnalysis *AA=nullptr) const | llvm::TargetInstrInfo | inline |
| isUnconditionalTailCall(const MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| isUnpredicatedTerminator(const MachineInstr &MI) const | llvm::TargetInstrInfo | virtual |
| isZeroCost(unsigned Opcode) const | llvm::TargetInstrInfo | inline |
| loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned DestReg, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const | llvm::TargetInstrInfo | inlinevirtual |
| operator=(const TargetInstrInfo &)=delete | llvm::TargetInstrInfo | |
| optimizeCompareInstr(MachineInstr &CmpInstr, unsigned SrcReg, unsigned SrcReg2, int Mask, int Value, const MachineRegisterInfo *MRI) const | llvm::TargetInstrInfo | inlinevirtual |
| optimizeCondBranch(MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| optimizeLoadInstr(MachineInstr &MI, const MachineRegisterInfo *MRI, unsigned &FoldAsLoadDefReg, MachineInstr *&DefMI) const | llvm::TargetInstrInfo | inlinevirtual |
| optimizeSelect(MachineInstr &MI, SmallPtrSetImpl< MachineInstr *> &NewMIs, bool PreferFalse=false) const | llvm::TargetInstrInfo | inlinevirtual |
| PredicateInstruction(MachineInstr &MI, ArrayRef< MachineOperand > Pred) const | llvm::TargetInstrInfo | virtual |
| produceSameValue(const MachineInstr &MI0, const MachineInstr &MI1, const MachineRegisterInfo *MRI=nullptr) const | llvm::TargetInstrInfo | virtual |
| reassociateOps(MachineInstr &Root, MachineInstr &Prev, MachineCombinerPattern Pattern, SmallVectorImpl< MachineInstr *> &InsInstrs, SmallVectorImpl< MachineInstr *> &DelInstrs, DenseMap< unsigned, unsigned > &InstrIdxForVirtReg) const | llvm::TargetInstrInfo | |
| reduceLoopCount(MachineBasicBlock &MBB, MachineInstr *IndVar, MachineInstr &Cmp, SmallVectorImpl< MachineOperand > &Cond, SmallVectorImpl< MachineInstr *> &PrevInsts, unsigned Iter, unsigned MaxIter) const | llvm::TargetInstrInfo | inlinevirtual |
| reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned DestReg, unsigned SubIdx, const MachineInstr &Orig, const TargetRegisterInfo &TRI) const | llvm::TargetInstrInfo | virtual |
| removeBranch(MachineBasicBlock &MBB, int *BytesRemoved=nullptr) const | llvm::TargetInstrInfo | inlinevirtual |
| replaceBranchWithTailCall(MachineBasicBlock &MBB, SmallVectorImpl< MachineOperand > &Cond, const MachineInstr &TailCall) const | llvm::TargetInstrInfo | inlinevirtual |
| ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail, MachineBasicBlock *NewDest) const | llvm::TargetInstrInfo | virtual |
| reverseBranchCondition(SmallVectorImpl< MachineOperand > &Cond) const | llvm::TargetInstrInfo | inlinevirtual |
| setExecutionDomain(MachineInstr &MI, unsigned Domain) const | llvm::TargetInstrInfo | inlinevirtual |
| setSpecialOperandAttr(MachineInstr &OldMI1, MachineInstr &OldMI2, MachineInstr &NewMI1, MachineInstr &NewMI2) const | llvm::TargetInstrInfo | inlinevirtual |
| shouldClusterMemOps(MachineOperand &BaseOp1, MachineOperand &BaseOp2, unsigned NumLoads) const | llvm::TargetInstrInfo | inlinevirtual |
| shouldOutlineFromFunctionByDefault(MachineFunction &MF) const | llvm::TargetInstrInfo | inlinevirtual |
| shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2, int64_t Offset1, int64_t Offset2, unsigned NumLoads) const | llvm::TargetInstrInfo | inlinevirtual |
| shouldSink(const MachineInstr &MI) const | llvm::TargetInstrInfo | inlinevirtual |
| storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned SrcReg, bool isKill, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const | llvm::TargetInstrInfo | inlinevirtual |
| SubsumesPredicate(ArrayRef< MachineOperand > Pred1, ArrayRef< MachineOperand > Pred2) const | llvm::TargetInstrInfo | inlinevirtual |
| TargetInstrInfo(unsigned CFSetupOpcode=~0u, unsigned CFDestroyOpcode=~0u, unsigned CatchRetOpcode=~0u, unsigned ReturnOpcode=~0u) | llvm::TargetInstrInfo | inline |
| TargetInstrInfo(const TargetInstrInfo &)=delete | llvm::TargetInstrInfo | |
| unfoldMemoryOperand(MachineFunction &MF, MachineInstr &MI, unsigned Reg, bool UnfoldLoad, bool UnfoldStore, SmallVectorImpl< MachineInstr *> &NewMIs) const | llvm::TargetInstrInfo | inlinevirtual |
| unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N, SmallVectorImpl< SDNode *> &NewNodes) const | llvm::TargetInstrInfo | inlinevirtual |
| useMachineCombiner() const | llvm::TargetInstrInfo | inlinevirtual |
| usePreRAHazardRecognizer() const | llvm::TargetInstrInfo | |
| verifyInstruction(const MachineInstr &MI, StringRef &ErrInfo) const | llvm::TargetInstrInfo | inlinevirtual |
| ~TargetInstrInfo() | llvm::TargetInstrInfo | virtual |
1.8.13