|
LLVM
8.0.1
|
This is the complete list of members for llvm::X86InstrInfo, including all inherited members.
| analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB, SmallVectorImpl< MachineOperand > &Cond, bool AllowModify) const override | llvm::X86InstrInfo | |
| analyzeBranchPredicate(MachineBasicBlock &MBB, TargetInstrInfo::MachineBranchPredicate &MBP, bool AllowModify=false) const override | llvm::X86InstrInfo | |
| analyzeCompare(const MachineInstr &MI, unsigned &SrcReg, unsigned &SrcReg2, int &CmpMask, int &CmpValue) const override | llvm::X86InstrInfo | |
| areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, int64_t &Offset1, int64_t &Offset2) const override | llvm::X86InstrInfo | |
| breakPartialRegDependency(MachineInstr &MI, unsigned OpNum, const TargetRegisterInfo *TRI) const override | llvm::X86InstrInfo | |
| buildOutlinedFrame(MachineBasicBlock &MBB, MachineFunction &MF, const outliner::OutlinedFunction &OF) const override | llvm::X86InstrInfo | |
| canInsertSelect(const MachineBasicBlock &, ArrayRef< MachineOperand > Cond, unsigned, unsigned, int &, int &, int &) const override | llvm::X86InstrInfo | |
| canMakeTailCallConditional(SmallVectorImpl< MachineOperand > &Cond, const MachineInstr &TailCall) const override | llvm::X86InstrInfo | |
| classifyLEAReg(MachineInstr &MI, const MachineOperand &Src, unsigned LEAOpcode, bool AllowSP, unsigned &NewSrc, bool &isKill, MachineOperand &ImplicitOp, LiveVariables *LV) const | llvm::X86InstrInfo | |
| commuteInstructionImpl(MachineInstr &MI, bool NewMI, unsigned CommuteOpIdx1, unsigned CommuteOpIdx2) const override | llvm::X86InstrInfo | protected |
| convertToThreeAddress(MachineFunction::iterator &MFI, MachineInstr &MI, LiveVariables *LV) const override | llvm::X86InstrInfo | |
| copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, const DebugLoc &DL, unsigned DestReg, unsigned SrcReg, bool KillSrc) const override | llvm::X86InstrInfo | |
| decomposeMachineOperandsTargetFlags(unsigned TF) const override | llvm::X86InstrInfo | |
| expandPostRAPseudo(MachineInstr &MI) const override | llvm::X86InstrInfo | |
| findCommutedOpIndices(MachineInstr &MI, unsigned &SrcOpIdx1, unsigned &SrcOpIdx2) const override | llvm::X86InstrInfo | |
| foldMemoryOperandImpl(MachineFunction &MF, MachineInstr &MI, ArrayRef< unsigned > Ops, MachineBasicBlock::iterator InsertPt, int FrameIndex, LiveIntervals *LIS=nullptr) const override | llvm::X86InstrInfo | |
| foldMemoryOperandImpl(MachineFunction &MF, MachineInstr &MI, ArrayRef< unsigned > Ops, MachineBasicBlock::iterator InsertPt, MachineInstr &LoadMI, LiveIntervals *LIS=nullptr) const override | llvm::X86InstrInfo | |
| foldMemoryOperandImpl(MachineFunction &MF, MachineInstr &MI, unsigned OpNum, ArrayRef< MachineOperand > MOs, MachineBasicBlock::iterator InsertPt, unsigned Size, unsigned Alignment, bool AllowCommute) const | llvm::X86InstrInfo | |
| getExecutionDomain(const MachineInstr &MI) const override | llvm::X86InstrInfo | |
| getExecutionDomainCustom(const MachineInstr &MI) const | llvm::X86InstrInfo | |
| getFMA3OpcodeToCommuteOperands(const MachineInstr &MI, unsigned SrcOpIdx1, unsigned SrcOpIdx2, const X86InstrFMA3Group &FMA3Group) const | llvm::X86InstrInfo | |
| getFrameAdjustment(const MachineInstr &I) const | llvm::X86InstrInfo | inline |
| getGlobalBaseReg(MachineFunction *MF) const | llvm::X86InstrInfo | |
| getMemOperandWithOffset(MachineInstr &LdSt, MachineOperand *&BaseOp, int64_t &Offset, const TargetRegisterInfo *TRI) const override | llvm::X86InstrInfo | |
| getNoop(MCInst &NopInst) const override | llvm::X86InstrInfo | |
| getOpcodeAfterMemoryUnfold(unsigned Opc, bool UnfoldLoad, bool UnfoldStore, unsigned *LoadRegIndex=nullptr) const override | llvm::X86InstrInfo | |
| getOutliningCandidateInfo(std::vector< outliner::Candidate > &RepeatedSequenceLocs) const override | llvm::X86InstrInfo | virtual |
| getOutliningType(MachineBasicBlock::iterator &MIT, unsigned Flags) const override | llvm::X86InstrInfo | |
| getPartialRegUpdateClearance(const MachineInstr &MI, unsigned OpNum, const TargetRegisterInfo *TRI) const override | llvm::X86InstrInfo | |
| getRegisterInfo() const | llvm::X86InstrInfo | inline |
| getSerializableDirectMachineOperandTargetFlags() const override | llvm::X86InstrInfo | |
| getSPAdjust(const MachineInstr &MI) const override | llvm::X86InstrInfo | |
| getUndefRegClearance(const MachineInstr &MI, unsigned &OpNum, const TargetRegisterInfo *TRI) const override | llvm::X86InstrInfo | |
| hasHighOperandLatency(const TargetSchedModel &SchedModel, const MachineRegisterInfo *MRI, const MachineInstr &DefMI, unsigned DefIdx, const MachineInstr &UseMI, unsigned UseIdx) const override | llvm::X86InstrInfo | |
| hasLiveCondCodeDef(MachineInstr &MI) const | llvm::X86InstrInfo | |
| hasReassociableOperands(const MachineInstr &Inst, const MachineBasicBlock *MBB) const override | llvm::X86InstrInfo | |
| insertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, MachineBasicBlock *FBB, ArrayRef< MachineOperand > Cond, const DebugLoc &DL, int *BytesAdded=nullptr) const override | llvm::X86InstrInfo | |
| insertOutlinedCall(Module &M, MachineBasicBlock &MBB, MachineBasicBlock::iterator &It, MachineFunction &MF, const outliner::Candidate &C) const override | llvm::X86InstrInfo | |
| insertSelect(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, const DebugLoc &DL, unsigned DstReg, ArrayRef< MachineOperand > Cond, unsigned TrueReg, unsigned FalseReg) const override | llvm::X86InstrInfo | |
| isAssociativeAndCommutative(const MachineInstr &Inst) const override | llvm::X86InstrInfo | |
| isCoalescableExtInstr(const MachineInstr &MI, unsigned &SrcReg, unsigned &DstReg, unsigned &SubIdx) const override | llvm::X86InstrInfo | |
| isCopyInstrImpl(const MachineInstr &MI, const MachineOperand *&Source, const MachineOperand *&Destination) const override | llvm::X86InstrInfo | protected |
| isFunctionSafeToOutlineFrom(MachineFunction &MF, bool OutlineFromLinkOnceODRs) const override | llvm::X86InstrInfo | |
| isHighLatencyDef(int opc) const override | llvm::X86InstrInfo | |
| isLoadFromStackSlot(const MachineInstr &MI, int &FrameIndex) const override | llvm::X86InstrInfo | |
| isLoadFromStackSlot(const MachineInstr &MI, int &FrameIndex, unsigned &MemBytes) const override | llvm::X86InstrInfo | |
| isLoadFromStackSlotPostFE(const MachineInstr &MI, int &FrameIndex) const override | llvm::X86InstrInfo | |
| isReallyTriviallyReMaterializable(const MachineInstr &MI, AliasAnalysis *AA) const override | llvm::X86InstrInfo | |
| isSafeToClobberEFLAGS(MachineBasicBlock &MBB, MachineBasicBlock::iterator I) const | llvm::X86InstrInfo | |
| isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const override | llvm::X86InstrInfo | |
| isStoreToStackSlot(const MachineInstr &MI, int &FrameIndex) const override | llvm::X86InstrInfo | |
| isStoreToStackSlot(const MachineInstr &MI, int &FrameIndex, unsigned &MemBytes) const override | llvm::X86InstrInfo | |
| isStoreToStackSlotPostFE(const MachineInstr &MI, int &FrameIndex) const override | llvm::X86InstrInfo | |
| isSubregFoldable() const override | llvm::X86InstrInfo | inline |
| isUnconditionalTailCall(const MachineInstr &MI) const override | llvm::X86InstrInfo | |
| isUnpredicatedTerminator(const MachineInstr &MI) const override | llvm::X86InstrInfo | |
| loadRegFromAddr(MachineFunction &MF, unsigned DestReg, SmallVectorImpl< MachineOperand > &Addr, const TargetRegisterClass *RC, ArrayRef< MachineMemOperand *> MMOs, SmallVectorImpl< MachineInstr *> &NewMIs) const | llvm::X86InstrInfo | |
| loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned DestReg, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const override | llvm::X86InstrInfo | |
| optimizeCompareInstr(MachineInstr &CmpInstr, unsigned SrcReg, unsigned SrcReg2, int CmpMask, int CmpValue, const MachineRegisterInfo *MRI) const override | llvm::X86InstrInfo | |
| optimizeLoadInstr(MachineInstr &MI, const MachineRegisterInfo *MRI, unsigned &FoldAsLoadDefReg, MachineInstr *&DefMI) const override | llvm::X86InstrInfo | |
| reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned DestReg, unsigned SubIdx, const MachineInstr &Orig, const TargetRegisterInfo &TRI) const override | llvm::X86InstrInfo | |
| removeBranch(MachineBasicBlock &MBB, int *BytesRemoved=nullptr) const override | llvm::X86InstrInfo | |
| replaceBranchWithTailCall(MachineBasicBlock &MBB, SmallVectorImpl< MachineOperand > &Cond, const MachineInstr &TailCall) const override | llvm::X86InstrInfo | |
| reverseBranchCondition(SmallVectorImpl< MachineOperand > &Cond) const override | llvm::X86InstrInfo | |
| setExecutionDomain(MachineInstr &MI, unsigned Domain) const override | llvm::X86InstrInfo | |
| setExecutionDomainCustom(MachineInstr &MI, unsigned Domain) const | llvm::X86InstrInfo | |
| setFrameAdjustment(MachineInstr &I, int64_t V) const | llvm::X86InstrInfo | inline |
| setSpecialOperandAttr(MachineInstr &OldMI1, MachineInstr &OldMI2, MachineInstr &NewMI1, MachineInstr &NewMI2) const override | llvm::X86InstrInfo | |
| shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2, int64_t Offset1, int64_t Offset2, unsigned NumLoads) const override | llvm::X86InstrInfo | |
| storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill, SmallVectorImpl< MachineOperand > &Addr, const TargetRegisterClass *RC, ArrayRef< MachineMemOperand *> MMOs, SmallVectorImpl< MachineInstr *> &NewMIs) const | llvm::X86InstrInfo | |
| storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned SrcReg, bool isKill, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const override | llvm::X86InstrInfo | |
| unfoldMemoryOperand(MachineFunction &MF, MachineInstr &MI, unsigned Reg, bool UnfoldLoad, bool UnfoldStore, SmallVectorImpl< MachineInstr *> &NewMIs) const override | llvm::X86InstrInfo | |
| unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N, SmallVectorImpl< SDNode *> &NewNodes) const override | llvm::X86InstrInfo | |
| useMachineCombiner() const override | llvm::X86InstrInfo | inline |
| X86InstrInfo(X86Subtarget &STI) | llvm::X86InstrInfo | explicit |
1.8.13